2014-04-09 03:15:46 +04:00
|
|
|
// Copyright 2014 Citra Emulator Project
|
|
|
|
// Licensed under GPLv2
|
|
|
|
// Refer to the license.txt file included.
|
2014-04-05 09:23:51 +04:00
|
|
|
|
2014-04-09 04:15:08 +04:00
|
|
|
#include "common/common_types.h"
|
|
|
|
|
|
|
|
#include "core/core.h"
|
2014-04-27 20:39:57 +04:00
|
|
|
#include "core/mem_map.h"
|
2014-07-23 06:59:26 +04:00
|
|
|
|
|
|
|
#include "core/hle/hle.h"
|
|
|
|
#include "core/hle/service/gsp.h"
|
|
|
|
|
2014-05-18 00:50:33 +04:00
|
|
|
#include "core/hw/gpu.h"
|
2014-04-09 04:15:08 +04:00
|
|
|
|
2014-07-26 16:42:46 +04:00
|
|
|
#include "video_core/command_processor.h"
|
2014-04-09 04:15:08 +04:00
|
|
|
#include "video_core/video_core.h"
|
2014-04-05 09:23:51 +04:00
|
|
|
|
2014-05-23 04:01:04 +04:00
|
|
|
|
2014-05-18 00:50:33 +04:00
|
|
|
namespace GPU {
|
2014-04-05 09:23:51 +04:00
|
|
|
|
2014-08-03 18:00:52 +04:00
|
|
|
Regs g_regs;
|
2014-04-27 20:39:57 +04:00
|
|
|
|
2014-08-06 07:33:26 +04:00
|
|
|
u32 g_cur_line = 0; ///< Current vertical screen line
|
|
|
|
u64 g_last_line_ticks = 0; ///< CPU tick count from last vertical screen line
|
2014-08-30 07:50:38 +04:00
|
|
|
u64 g_last_frame_ticks = 0; ///< CPU tick count from last frame
|
2014-04-05 09:23:51 +04:00
|
|
|
|
|
|
|
template <typename T>
|
2014-07-16 13:24:09 +04:00
|
|
|
inline void Read(T &var, const u32 raw_addr) {
|
|
|
|
u32 addr = raw_addr - 0x1EF00000;
|
2014-09-28 19:20:06 +04:00
|
|
|
u32 index = addr / 4;
|
2014-06-01 02:08:00 +04:00
|
|
|
|
2014-07-16 13:24:09 +04:00
|
|
|
// Reads other than u32 are untested, so I'd rather have them abort than silently fail
|
2014-08-03 18:00:52 +04:00
|
|
|
if (index >= Regs::NumIds() || !std::is_same<T,u32>::value) {
|
2014-05-18 00:50:33 +04:00
|
|
|
ERROR_LOG(GPU, "unknown Read%d @ 0x%08X", sizeof(var) * 8, addr);
|
2014-07-16 13:24:09 +04:00
|
|
|
return;
|
2014-04-27 20:39:57 +04:00
|
|
|
}
|
2014-07-16 13:24:09 +04:00
|
|
|
|
2014-08-03 18:00:52 +04:00
|
|
|
var = g_regs[addr / 4];
|
2014-04-05 09:23:51 +04:00
|
|
|
}
|
|
|
|
|
|
|
|
template <typename T>
|
|
|
|
inline void Write(u32 addr, const T data) {
|
2014-07-16 13:24:09 +04:00
|
|
|
addr -= 0x1EF00000;
|
2014-09-28 19:20:06 +04:00
|
|
|
u32 index = addr / 4;
|
2014-06-04 20:30:23 +04:00
|
|
|
|
2014-07-16 13:24:09 +04:00
|
|
|
// Writes other than u32 are untested, so I'd rather have them abort than silently fail
|
2014-08-03 18:00:52 +04:00
|
|
|
if (index >= Regs::NumIds() || !std::is_same<T,u32>::value) {
|
2014-07-16 13:24:09 +04:00
|
|
|
ERROR_LOG(GPU, "unknown Write%d 0x%08X @ 0x%08X", sizeof(data) * 8, data, addr);
|
|
|
|
return;
|
|
|
|
}
|
2014-06-04 20:30:23 +04:00
|
|
|
|
2014-09-14 06:55:41 +04:00
|
|
|
g_regs[index] = static_cast<u32>(data);
|
2014-07-16 13:24:09 +04:00
|
|
|
|
2014-08-03 18:00:52 +04:00
|
|
|
switch (index) {
|
2014-06-04 20:30:23 +04:00
|
|
|
|
2014-07-16 13:24:09 +04:00
|
|
|
// Memory fills are triggered once the fill value is written.
|
|
|
|
// NOTE: This is not verified.
|
2014-08-03 18:00:52 +04:00
|
|
|
case GPU_REG_INDEX_WORKAROUND(memory_fill_config[0].value, 0x00004 + 0x3):
|
|
|
|
case GPU_REG_INDEX_WORKAROUND(memory_fill_config[1].value, 0x00008 + 0x3):
|
2014-06-04 20:30:23 +04:00
|
|
|
{
|
2014-08-03 18:00:52 +04:00
|
|
|
const bool is_second_filler = (index != GPU_REG_INDEX(memory_fill_config[0].value));
|
|
|
|
const auto& config = g_regs.memory_fill_config[is_second_filler];
|
2014-06-04 20:30:23 +04:00
|
|
|
|
|
|
|
// TODO: Not sure if this check should be done at GSP level instead
|
2014-07-16 13:27:58 +04:00
|
|
|
if (config.address_start) {
|
2014-06-04 20:30:23 +04:00
|
|
|
// TODO: Not sure if this algorithm is correct, particularly because it doesn't use the size member at all
|
2014-08-03 03:46:47 +04:00
|
|
|
u32* start = (u32*)Memory::GetPointer(Memory::PhysicalToVirtualAddress(config.GetStartAddress()));
|
|
|
|
u32* end = (u32*)Memory::GetPointer(Memory::PhysicalToVirtualAddress(config.GetEndAddress()));
|
2014-06-04 20:30:23 +04:00
|
|
|
for (u32* ptr = start; ptr < end; ++ptr)
|
2014-07-16 13:27:58 +04:00
|
|
|
*ptr = bswap32(config.value); // TODO: This is just a workaround to missing framebuffer format emulation
|
2014-06-04 20:30:23 +04:00
|
|
|
|
2014-07-23 01:07:32 +04:00
|
|
|
DEBUG_LOG(GPU, "MemoryFill from 0x%08x to 0x%08x", config.GetStartAddress(), config.GetEndAddress());
|
2014-06-04 20:30:23 +04:00
|
|
|
}
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
2014-08-03 18:00:52 +04:00
|
|
|
case GPU_REG_INDEX(display_transfer_config.trigger):
|
2014-07-16 13:24:09 +04:00
|
|
|
{
|
2014-08-03 18:00:52 +04:00
|
|
|
const auto& config = g_regs.display_transfer_config;
|
2014-07-16 13:27:58 +04:00
|
|
|
if (config.trigger & 1) {
|
2014-08-03 03:46:47 +04:00
|
|
|
u8* source_pointer = Memory::GetPointer(Memory::PhysicalToVirtualAddress(config.GetPhysicalInputAddress()));
|
|
|
|
u8* dest_pointer = Memory::GetPointer(Memory::PhysicalToVirtualAddress(config.GetPhysicalOutputAddress()));
|
2014-07-11 21:01:14 +04:00
|
|
|
|
2014-09-14 06:55:41 +04:00
|
|
|
for (u32 y = 0; y < config.output_height; ++y) {
|
2014-07-11 21:48:01 +04:00
|
|
|
// TODO: Why does the register seem to hold twice the framebuffer width?
|
2014-09-14 06:55:41 +04:00
|
|
|
for (u32 x = 0; x < config.output_width; ++x) {
|
2014-07-22 15:29:25 +04:00
|
|
|
struct {
|
|
|
|
int r, g, b, a;
|
|
|
|
} source_color = { 0, 0, 0, 0 };
|
2014-07-11 21:48:01 +04:00
|
|
|
|
2014-07-16 13:27:58 +04:00
|
|
|
switch (config.input_format) {
|
2014-08-28 22:17:09 +04:00
|
|
|
case Regs::PixelFormat::RGBA8:
|
2014-07-11 21:48:01 +04:00
|
|
|
{
|
|
|
|
// TODO: Most likely got the component order messed up.
|
2014-08-27 01:34:52 +04:00
|
|
|
u8* srcptr = source_pointer + x * 4 + y * config.input_width * 4;
|
2014-07-22 15:29:25 +04:00
|
|
|
source_color.r = srcptr[0]; // blue
|
|
|
|
source_color.g = srcptr[1]; // green
|
|
|
|
source_color.b = srcptr[2]; // red
|
|
|
|
source_color.a = srcptr[3]; // alpha
|
2014-07-11 21:48:01 +04:00
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
default:
|
2014-07-16 13:27:58 +04:00
|
|
|
ERROR_LOG(GPU, "Unknown source framebuffer format %x", config.input_format.Value());
|
2014-07-11 21:48:01 +04:00
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
2014-07-16 13:27:58 +04:00
|
|
|
switch (config.output_format) {
|
2014-08-28 22:17:09 +04:00
|
|
|
/*case Regs::PixelFormat::RGBA8:
|
2014-07-11 21:48:01 +04:00
|
|
|
{
|
|
|
|
// TODO: Untested
|
2014-07-16 13:27:58 +04:00
|
|
|
u8* dstptr = (u32*)(dest_pointer + x * 4 + y * config.output_width * 4);
|
2014-07-22 15:29:25 +04:00
|
|
|
dstptr[0] = source_color.r;
|
|
|
|
dstptr[1] = source_color.g;
|
|
|
|
dstptr[2] = source_color.b;
|
|
|
|
dstptr[3] = source_color.a;
|
2014-07-11 21:48:01 +04:00
|
|
|
break;
|
|
|
|
}*/
|
|
|
|
|
2014-08-28 22:17:09 +04:00
|
|
|
case Regs::PixelFormat::RGB8:
|
2014-07-11 21:48:01 +04:00
|
|
|
{
|
2014-07-22 15:29:25 +04:00
|
|
|
// TODO: Most likely got the component order messed up.
|
2014-08-27 01:34:52 +04:00
|
|
|
u8* dstptr = dest_pointer + x * 3 + y * config.output_width * 3;
|
2014-07-22 15:29:25 +04:00
|
|
|
dstptr[0] = source_color.r; // blue
|
|
|
|
dstptr[1] = source_color.g; // green
|
|
|
|
dstptr[2] = source_color.b; // red
|
2014-07-11 21:48:01 +04:00
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
default:
|
2014-07-16 13:27:58 +04:00
|
|
|
ERROR_LOG(GPU, "Unknown destination framebuffer format %x", config.output_format.Value());
|
2014-07-11 21:48:01 +04:00
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
2014-07-11 21:01:14 +04:00
|
|
|
}
|
|
|
|
|
2014-09-14 06:55:41 +04:00
|
|
|
DEBUG_LOG(GPU, "DisplayTriggerTransfer: 0x%08x bytes from 0x%08x(%ux%u)-> 0x%08x(%ux%u), dst format %x",
|
2014-07-16 13:27:58 +04:00
|
|
|
config.output_height * config.output_width * 4,
|
2014-09-14 06:55:41 +04:00
|
|
|
config.GetPhysicalInputAddress(), config.input_width, config.input_height,
|
|
|
|
config.GetPhysicalOutputAddress(), config.output_width, config.output_height,
|
2014-07-16 13:27:58 +04:00
|
|
|
config.output_format.Value());
|
2014-06-01 02:08:00 +04:00
|
|
|
}
|
|
|
|
break;
|
2014-07-16 13:24:09 +04:00
|
|
|
}
|
2014-06-01 02:08:00 +04:00
|
|
|
|
2014-07-26 16:42:46 +04:00
|
|
|
// Seems like writing to this register triggers processing
|
2014-08-03 18:00:52 +04:00
|
|
|
case GPU_REG_INDEX(command_processor_config.trigger):
|
2014-07-16 13:24:09 +04:00
|
|
|
{
|
2014-08-03 18:00:52 +04:00
|
|
|
const auto& config = g_regs.command_processor_config;
|
2014-07-16 13:27:58 +04:00
|
|
|
if (config.trigger & 1)
|
2014-05-18 00:07:06 +04:00
|
|
|
{
|
2014-07-26 16:42:46 +04:00
|
|
|
u32* buffer = (u32*)Memory::GetPointer(Memory::PhysicalToVirtualAddress(config.GetPhysicalAddress()));
|
|
|
|
u32 size = config.size << 3;
|
|
|
|
Pica::CommandProcessor::ProcessCommandList(buffer, size);
|
2014-05-18 00:07:06 +04:00
|
|
|
}
|
|
|
|
break;
|
2014-07-16 13:24:09 +04:00
|
|
|
}
|
2014-05-18 00:07:06 +04:00
|
|
|
|
|
|
|
default:
|
|
|
|
break;
|
|
|
|
}
|
2014-04-05 09:23:51 +04:00
|
|
|
}
|
|
|
|
|
2014-04-26 22:21:40 +04:00
|
|
|
// Explicitly instantiate template functions because we aren't defining this in the header:
|
|
|
|
|
|
|
|
template void Read<u64>(u64 &var, const u32 addr);
|
|
|
|
template void Read<u32>(u32 &var, const u32 addr);
|
|
|
|
template void Read<u16>(u16 &var, const u32 addr);
|
|
|
|
template void Read<u8>(u8 &var, const u32 addr);
|
|
|
|
|
|
|
|
template void Write<u64>(u32 addr, const u64 data);
|
|
|
|
template void Write<u32>(u32 addr, const u32 data);
|
|
|
|
template void Write<u16>(u32 addr, const u16 data);
|
|
|
|
template void Write<u8>(u32 addr, const u8 data);
|
|
|
|
|
2014-04-05 09:23:51 +04:00
|
|
|
/// Update hardware
|
|
|
|
void Update() {
|
2014-08-03 18:00:52 +04:00
|
|
|
auto& framebuffer_top = g_regs.framebuffer_config[0];
|
2014-04-05 23:23:59 +04:00
|
|
|
u64 current_ticks = Core::g_app_core->GetTicks();
|
2014-04-05 09:23:51 +04:00
|
|
|
|
2014-08-30 07:50:38 +04:00
|
|
|
// Update the frame after a certain number of CPU ticks have elapsed. This assumes that the
|
|
|
|
// active frame in memory is always complete to render. There also may be issues with this
|
|
|
|
// becoming out-of-synch with GSP synchrinization code (as follows). At this time, this seems to
|
|
|
|
// be the most effective solution for both homebrew and retail applications. With retail, this
|
|
|
|
// could be moved below (and probably would guarantee more accurate synchronization). However,
|
|
|
|
// primitive homebrew relies on a vertical blank interrupt to happen inevitably (regardless of a
|
|
|
|
// threading reschedule).
|
2014-07-23 06:59:26 +04:00
|
|
|
|
2014-08-30 07:50:38 +04:00
|
|
|
if ((current_ticks - g_last_frame_ticks) > GPU::kFrameTicks) {
|
2014-04-07 00:56:13 +04:00
|
|
|
VideoCore::g_renderer->SwapBuffers();
|
2014-08-30 07:50:38 +04:00
|
|
|
g_last_frame_ticks = current_ticks;
|
|
|
|
}
|
|
|
|
|
|
|
|
// Synchronize GPU on a thread reschedule: Because we cannot accurately predict a vertical
|
|
|
|
// blank, we need to simulate it. Based on testing, it seems that retail applications work more
|
|
|
|
// accurately when this is signalled between thread switches.
|
|
|
|
|
|
|
|
if (HLE::g_reschedule) {
|
|
|
|
|
|
|
|
// Synchronize line...
|
|
|
|
if ((current_ticks - g_last_line_ticks) >= GPU::kFrameTicks / framebuffer_top.height) {
|
|
|
|
GSP_GPU::SignalInterrupt(GSP_GPU::InterruptId::PDC0);
|
|
|
|
g_cur_line++;
|
|
|
|
g_last_line_ticks = current_ticks;
|
|
|
|
}
|
|
|
|
|
|
|
|
// Synchronize frame...
|
|
|
|
if (g_cur_line >= framebuffer_top.height) {
|
|
|
|
g_cur_line = 0;
|
|
|
|
GSP_GPU::SignalInterrupt(GSP_GPU::InterruptId::PDC1);
|
|
|
|
}
|
2014-04-05 09:23:51 +04:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
/// Initialize hardware
|
|
|
|
void Init() {
|
2014-07-23 06:59:26 +04:00
|
|
|
g_cur_line = 0;
|
2014-08-30 07:50:38 +04:00
|
|
|
g_last_frame_ticks = g_last_line_ticks = Core::g_app_core->GetTicks();
|
2014-07-23 06:59:26 +04:00
|
|
|
|
2014-08-03 18:00:52 +04:00
|
|
|
auto& framebuffer_top = g_regs.framebuffer_config[0];
|
|
|
|
auto& framebuffer_sub = g_regs.framebuffer_config[1];
|
2014-08-03 03:46:47 +04:00
|
|
|
|
|
|
|
// Setup default framebuffer addresses (located in VRAM)
|
|
|
|
// .. or at least these are the ones used by system applets.
|
|
|
|
// There's probably a smarter way to come up with addresses
|
|
|
|
// like this which does not require hardcoding.
|
|
|
|
framebuffer_top.address_left1 = 0x181E6000;
|
|
|
|
framebuffer_top.address_left2 = 0x1822C800;
|
|
|
|
framebuffer_top.address_right1 = 0x18273000;
|
|
|
|
framebuffer_top.address_right2 = 0x182B9800;
|
|
|
|
framebuffer_sub.address_left1 = 0x1848F000;
|
|
|
|
//framebuffer_sub.address_left2 = unknown;
|
|
|
|
framebuffer_sub.address_right1 = 0x184C7800;
|
|
|
|
//framebuffer_sub.address_right2 = unknown;
|
|
|
|
|
2014-08-27 01:34:52 +04:00
|
|
|
framebuffer_top.width = 240;
|
2014-07-16 13:27:58 +04:00
|
|
|
framebuffer_top.height = 400;
|
2014-08-27 01:34:52 +04:00
|
|
|
framebuffer_top.stride = 3 * 240;
|
2014-08-28 22:17:09 +04:00
|
|
|
framebuffer_top.color_format = Regs::PixelFormat::RGB8;
|
2014-07-16 13:27:58 +04:00
|
|
|
framebuffer_top.active_fb = 0;
|
|
|
|
|
2014-08-27 01:34:52 +04:00
|
|
|
framebuffer_sub.width = 240;
|
|
|
|
framebuffer_sub.height = 320;
|
|
|
|
framebuffer_sub.stride = 3 * 240;
|
2014-08-28 22:17:09 +04:00
|
|
|
framebuffer_sub.color_format = Regs::PixelFormat::RGB8;
|
2014-07-16 13:27:58 +04:00
|
|
|
framebuffer_sub.active_fb = 0;
|
2014-07-11 21:14:15 +04:00
|
|
|
|
2014-05-18 00:50:33 +04:00
|
|
|
NOTICE_LOG(GPU, "initialized OK");
|
2014-04-05 09:23:51 +04:00
|
|
|
}
|
|
|
|
|
|
|
|
/// Shutdown hardware
|
|
|
|
void Shutdown() {
|
2014-05-18 00:50:33 +04:00
|
|
|
NOTICE_LOG(GPU, "shutdown OK");
|
2014-04-05 09:23:51 +04:00
|
|
|
}
|
|
|
|
|
|
|
|
} // namespace
|